

Feed forward generates a correction signal, which is applied to the output. The correction signal is derived on-the-fly by

# file:///Users/dangarza/Desktop/DAN%20GARZA%20FROM%20PC/Dan%20Garza/Altera/Articles/WD&D%20telASIC%20published%20article.htm

subtracting a sample output of the PA from an undistorted input sample and amplifying the result in an error amplifier. This system requires no knowledge of the signal and can accept a modulated RF carrier as the only input.

DPD requires the insertion of a non-linear module before the RF power amplifier. This non-linear module, called the pre-distorter, has the inverse response of the PA so that the overall response at the output of the PA is linear. Adaptive DPD involves the digital implementation of the pre-distorter and the presence of a feedback loop that adapts to the changes in the PA response due to varying operating conditions.

## Efficient CFR and DPD Hardware Design

Altera provides FPGA-based and DPD reference designs for CDMA systems. The first CFR technique noted earlier requires a FIR filter to implement the peak windowing algorithm. DSP blocks embedded in the FPGA efficiently implement this peak windowing algorithm. Each DSP block operates at over



click to enlarge

Figure 3. This solution for an adaptive DPD uses the blind adaptive LUT based approach.

370 MHz and has a number of multipliers, followed by adder/subtractor/accumulators in addition to registers for pipelining. The FIR compiler MegaCore is used to calculate window filter coefficients. It also automatically generates code required for the software to synergize high-speed, areaefficient FIR filters of various architectures.

The instantaneous amplitude of the complex symbols are efficiently calculated with a coordinate rotation digital computer (CORDIC) solution. CORDIC is an iterative algorithm that performs various trigonometric functions by using only additions, subtractions and shift operations. CORDIC uses logic elements (LEs) operating in arithmetic mode. Each LE is configured to contain a full adder/subtractor cell plus an associated register. The deeply pipelined, parallel architecture enables operation speeds over 300 MHz.

Figure 3 shows Altera's solution for an adaptive DPD using the blind adaptive LUT-based approach. Incoming samples (I and Q) have correction factors applied from the LUT and sent to the radio frequency (RF) module. The address of the LUT is derived from the input power, and the LUT contains two values for each location, the real part, I, and the imaginary part, Q. In the feedback loop, the output of the PA is downconverted - transformed to polar form compared with the delayed version of the input to the pre-distorter in polar form. This error is then used to update the values currently stored in the LUT.

Embedded DSP blocks, RAM and soft core processors play major roles in this effective DPD design. Applying correction factors from the LUT involves complex multiplications that map well into the embedded DSP blocks of the FPGA. Embedded RAM includes 512 bit, 4 kbit, and 512 kbit blocks. The 4 kbit and 512 kbit blocks can be used for LUT implementation, while 512 bit blocks, in shift register mode, are ideal for delaying input samples for error calculation. Thirdly, embedded processors allow designers to quickly modify the DPD adaptive algorithm in software and customize their solution without scheduling complex data paths. This integration of the forward and feedback paths within the FPGA eliminates the need for external DSPs and reduces system costs and board size.

Turn-key WiMAX Radio Head TelASIC Communications offers a turn-key radio head for WiMAX base stations. The solution consists of a chassis



containing the receiver, transmitter with PA linearization, power amplifier operation and maintenance controller, and CPRI-based digital interface to the baseband. TelASIC worked closely with Altera and used its FPGAs. Figure 4 shows a diagram of TelASIC's WiMAX radio head. It achieves 25 dB linearization correction with 30% power amplifier efficiency and has the ability to support 20 MHz of instantaneous signal bandwidth

A single FPGA implements TelASIC's WiMAX-specific dynamic CFR (DCFR) and dynamic DPD (DDPD) that linearizes a power amplifier with high efficiency, even at the EVM of 2.5% to transmit up to 40W from a power amplifier using standard off-the-shelf LDMOS transistors. The radio can be configured for one or two carriers (10 MHz each). FPGAs with embedded digital signal processing (DSP) blocks and soft processors provide TelASIC designers with a perfect platform for implementing CFR and pre-distortion solutions. Altera's Nios II embedded processors operate at over 150 MHz and can use custom instructions for hardware acceleration of program code

Figure 4. A single FPGA can be used to implement both the proprietary designs of dynamic CFR (DCFR) and dynamic DPD (DDPD).

TelASIC's linearization technique is "dynamic" because of the high speed of

operation and is desirable for quickly tracking changing operating conditions in the power amplifier. FPGAs were used to develop the DCFR and DDPD designs to reduce the cost of multiple design iterations that, otherwise, would have been incurred in ASIC development. These designs were subsequently migrated from FPGA to Altera's HardCopy structured ASICs as product volumes increased. These structured ASIC-based designs are shipping in volume to lower production costs to ASIC-type levels and to reduce power consumption.

### About the Author

Clinton Chan is manager customer solutions for TelASIC, El Segundo, CA and Deepak Boppana, Sr. is technical marketing engineer for Altera, San Jose, CA.

### Altera Corporation 101 Innovation Drive

San Jose, CA, 95134

© 2007 Advantage Business Media

**Innovative Integration** Performance IO Cards with Virtex-5 FPGA Wireless & Radio Applications

# FPGA Design Services

PCIe and High Speed Experts FPGA, System and Board Design www.NorthbridgeTech.com

<u>Altera</u> Technical Sales, Applications, Design Services, Distribution www.octerasolutions.com

Ads by Google

Contact Wireless Design & Development | Terms & Conditions | Privacy Statement © 2007 Advantage Business Media All rights reserved.